# **TJA1057**

# **High-speed CAN transceiver**

Rev. 8 — 10 September 2024

Product data sheet



### 1 General description

The TJA1057 is part of the Mantis family of high-speed CAN transceivers. It provides an interface between a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed CAN applications in the automotive industry, providing the differential transmit and receive capability to (a microcontroller with) a CAN protocol controller.

The TJA1057 offers a feature set optimized for 12 V automotive applications, with significant improvements over first- and second-generation CAN transceivers from NXP, such as the TJA1050, and excellent electromagnetic compatibility (EMC) performance. The TJA1057 also displays ideal passive behavior to the CAN bus when the supply voltage is off.

Variants with a V<sub>IO</sub> pin can be interfaced directly with microcontrollers with supply voltages from 3.3 V to 5 V.

The TJA1057 implements the CAN physical layer as defined in ISO 11898-2:2024 third edition and SAE J2284-1 to SAE J2284-5. The TJA1057T is specified for data rates up to 1 Mbit/s. Additional timing parameters defining loop delay symmetry are specified for the other variants. This implementation enables reliable communication in the CAN FD fast phase at data rates up to 5 Mbit/s. The TJA1057B and TJA1057C feature shorter propagation delay, supporting larger network topologies.

These features make the TJA1057 an excellent choice for HS-CAN networks that only require basic CAN functionality.

#### 2 Features and benefits

#### 2.1 General

- Fully ISO 11898-2:2024, SAE J2284-1 to SAE J2284-5 and SAE J1939-14 compliant<sup>1</sup>
- · Optimized for use in 12 V automotive systems
- Low electromagnetic emission and high electromagnetic immunity, according to EMC standards IEC TS62228 and SAE J2962-2:2019<sup>2</sup>
- AEC-Q100 qualified
- Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)
- Shorter propagation delay on the TJA1057B and TJA1057C variants supports larger network topologies (see Table 8)
- Variants with a V<sub>IO</sub> pin allow for direct interfacing with 3.3 V to 5 V microcontrollers. Variants without a V<sub>IO</sub> pin
  can interface with 3.3 V and 5 V-supplied microcontrollers, provided the microcontroller I/Os are 5 V tolerant.



<sup>1</sup> Compliant with the exception of parameters V\_CM(STEP) and V\_CM(PP); intended as an indication of emission performance. Note that the device fullfills the EMC requirements, as evidenced through IBEE reports available on request.

<sup>2</sup> Verified by an external test house for TJA1057B/C.

**High-speed CAN transceiver** 

 Both V<sub>IO</sub> and non-V<sub>IO</sub> variants are available in SO8 and leadless HVSON8 (3.0 mm × 3.0 mm) packages; HVSON8 with improved Automated Optical Inspection (AOI) capability.

#### 2.2 Predictable and fail-safe behavior

- Functional behavior predictable under all supply conditions
- Transceiver disengages from the bus (high-ohmic) when the supply voltage drops below the undervoltage threshold
- Transmit Data (TXD) dominant time-out function
- · Internal biasing of TXD and S input pins

#### 2.3 Protection

- High ESD handling capability on the bus pins (8 kV IEC and HBM)
- Bus pins protected against transients in automotive environments
- Undervoltage detection on pins V<sub>CC</sub> and V<sub>IO</sub>
- · Thermally protected

### 2.4 TJA1057 CAN FD (applicable to all product variants except TJA1057T)

• Timing guaranteed for data rates up to 5 Mbit/s

### 3 Quick reference data

Table 1. Quick reference data

| Symbol                | Parameter                                             | Conditions                                    | Min  | Тур | Max  | Unit |
|-----------------------|-------------------------------------------------------|-----------------------------------------------|------|-----|------|------|
| V <sub>CC</sub>       | supply voltage                                        |                                               | 4.5  | -   | 5.5  | V    |
| V <sub>IO</sub>       | supply voltage on pin V <sub>IO</sub>                 |                                               | 2.91 | -   | 5.5  | V    |
| V <sub>uvd(VCC)</sub> | undervoltage detection voltage on pin V <sub>CC</sub> |                                               | 3.5  | 4   | 4.3  | V    |
| $V_{uvd(VIO)}$        | undervoltage detection voltage on pin $V_{\text{IO}}$ |                                               | 2.1  | -   | 2.8  | V    |
| I <sub>CC</sub>       | supply current                                        | Silent mode                                   | 0.1  | -   | 1.2  | mA   |
|                       |                                                       | Normal mode; bus recessive                    | 2    | 5   | 10   | mA   |
|                       |                                                       | Normal mode; bus dominant                     | 20   | 45  | 70   | mA   |
| I <sub>IO</sub>       | supply current on pin V <sub>IO</sub>                 | Silent mode                                   | -    | 3   | 16   | μA   |
|                       |                                                       | Normal mode                                   |      |     |      |      |
|                       |                                                       | recessive; V <sub>TXD</sub> = V <sub>IO</sub> | -    | 7   | 30   | μA   |
|                       |                                                       | dominant; V <sub>TXD</sub> = 0 V              | -    | 110 | 320  | μA   |
| V <sub>ESD</sub>      | electrostatic discharge voltage                       | IEC 61000-4-2 at pins CANH and CANL           | -8   | -   | +8   | kV   |
| V <sub>CANH</sub>     | voltage on pin CANH                                   | limiting value according to IEC60134          | -42  | -   | +42  | V    |
| V <sub>CANL</sub>     | voltage on pin CANL                                   | limiting value according to IEC60134          | -42  | -   | +42  | V    |
| T <sub>vj</sub>       | virtual junction temperature                          |                                               | -40  | -   | +150 | °C   |

**High-speed CAN transceiver** 

# 4 Ordering information

Table 2. Ordering information

| Type number <sup>[1]</sup>                                     | Package | Package                                                                                               |          |  |  |  |
|----------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------|----------|--|--|--|
|                                                                | Name    | Description                                                                                           | Version  |  |  |  |
| TJA1057T<br>TJA1057BT<br>TJA1057CT<br>TJA1057GT<br>TJA1057GT/3 | SO8     | plastic small outline package; 8 leads; body width 3.9 mm                                             | SOT96-1  |  |  |  |
| TJA1057BTK<br>TJA1057CTK<br>TJA1057GTK<br>TJA1057GTK/3         | HVSON8  | plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body 3 × 3 × 0.85 mm | SOT782-1 |  |  |  |

 $<sup>\</sup>label{eq:total first support CAN FD} \ensuremath{\text{[1]}} \quad \text{TJA1057GT(K)/3 and TJA1057BT(K) with $V_{\text{IO}}$ pin; all variants other than TJA1057T support CAN FD.}$ 

**High-speed CAN transceiver** 

# 5 Block diagram



**High-speed CAN transceiver** 

# **Pinning information**

### 6.1 Pinning



### 6.2 Pin description

Table 3. Pin description

| Symbol             | Pin | Type <sup>[1]</sup> | Description                                                                |
|--------------------|-----|---------------------|----------------------------------------------------------------------------|
| TXD                | 1   | I                   | transmit data input                                                        |
| GND <sup>[2]</sup> | 2   | G                   | ground                                                                     |
| V <sub>CC</sub>    | 3   | Р                   | supply voltage                                                             |
| RXD                | 4   | 0                   | receive data output; reads out data from the bus lines                     |
| n.c.               | 5   | -                   | not connected in TJA1057T, TJA1057GT, TJA1057CT, TJA1057GTK and TJA1057CTK |
| V <sub>IO</sub>    | 5   | Р                   | supply voltage for I/O level adapter in TJA1057GT(K)/3 and TJA1057BT(K)    |
| CANL               | 6   | AIO                 | LOW-level CAN bus line                                                     |
| CANH               | 7   | AIO                 | HIGH-level CAN bus line                                                    |
| S                  | 8   | I                   | Silent mode control input                                                  |

I: digital input; O: digital output; AIO: analog input/output; P: power supply; G: ground.

HVSON8 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is recommended that the exposed center pad also be soldered to board ground.

**High-speed CAN transceiver** 

# 7 Functional description

### 7.1 Operating modes

The TJA1057 supports two operating modes, Normal and Silent. The operating mode is selected via pin S. See <u>Table 4</u> for a description of the operating modes under normal supply conditions.

Table 4. Operating modes

| Mode   | Inputs |                  | Outputs             |                         |  |  |
|--------|--------|------------------|---------------------|-------------------------|--|--|
|        | Pin S  | Pin TXD          | CAN driver          | Pin RXD                 |  |  |
| Normal | LOW    | LOW              | dominant            | LOW                     |  |  |
|        |        | HIGH             | recessive           | LOW when bus dominant   |  |  |
|        |        |                  |                     | HIGH when bus recessive |  |  |
| Silent | HIGH   | x <sup>[1]</sup> | biased to recessive | LOW when bus dominant   |  |  |
|        |        |                  |                     | HIGH when bus recessive |  |  |

<sup>[1] &#</sup>x27;x' = don't care.

#### 7.1.1 Normal mode

A LOW level on pin S selects Normal mode. In this mode, the transceiver can transmit and receive data via the bus lines, CANH and CANL (see <u>Figure 1</u> for the block diagram). The differential receiver converts the analog data on the bus lines into digital data which is output on pin RXD. The slopes of the output signals on the bus lines are controlled internally and are optimized in a way that guarantees the lowest possible EME.

#### 7.1.2 Silent mode

A HIGH level on pin S selects Silent mode. The transmitter is disabled in Silent mode, releasing the bus pins to recessive state. All other IC functions, including the receiver, continue to operate as in Normal mode. Silent mode can be used to prevent a faulty CAN controller disrupting all network communications.

#### 7.2 Fail-safe features

#### 7.2.1 TXD dominant time-out function

A 'TXD dominant time-out' timer is started when pin TXD is set LOW. If the LOW state on this pin persists for longer than  $t_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when pin TXD is set HIGH.

#### 7.2.2 Internal biasing of TXD and S input pins

Pins TXD and S have internal pull-ups to  $V_{CC}$  (or  $V_{IO}$  in variants with a  $V_{IO}$  pin) to ensure a safe, defined state in case one or both of these pins are left floating. Pull-up currents flow in these pins in all states; both pins should be held HIGH in Silent mode to minimize supply current.

**High-speed CAN transceiver** 

# 7.2.3 Undervoltage detection on pins $V_{CC}$ and $V_{IO}$ (TJA1057GT(K)/3 and TJA1057BT(K) variants)

If  $V_{CC}$  or  $V_{IO}$  drops below the undervoltage detection level,  $V_{uvd(VCC)}/V_{uvd(VIO)}$ , the transceiver switches off and disengages from the bus (zero load; bus pins floating) until the supply voltage has recovered. The output drivers are enabled once both  $V_{CC}$  and  $V_{IO}$  are again within their operating ranges and TXD has been reset to HIGH.

#### 7.2.4 Overtemperature protection

The output drivers are protected against overtemperature conditions. If the virtual junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , both output drivers are disabled. When the virtual junction temperature drops below  $T_{j(sd)}$  again, the output drivers recover once TXD has been reset to HIGH (waiting for TXD to go HIGH prevents output driver oscillation due to small variations in temperature).

#### 7.2.5 V<sub>IO</sub> supply pin (TJA1057GT(K)/3 and TJA1057BT(K) variants)

Pin  $V_{IO}$  should be connected to the microcontroller supply voltage (see <u>Figure 5</u>). This will adjust the signal levels on pins TXD, RXD and S to the I/O levels of the microcontroller.

For versions of the TJA1057 without a  $V_{IO}$  pin, the  $V_{IO}$  input is internally connected to  $V_{CC}$ . The signal levels on pins TXD, RXD and S are set to levels compatible with 5 V microcontrollers. This allows the device to interface with both 3.3 V and 5 V-supplied microcontrollers, provided the microcontroller I/Os are 5 V tolerant.

**High-speed CAN transceiver** 

# **Limiting values**

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134); all voltages are referenced to ground.

| Symbol                   | Parameter                             | Conditions                                                | Min             | Max                                  | Unit |
|--------------------------|---------------------------------------|-----------------------------------------------------------|-----------------|--------------------------------------|------|
| V <sub>x</sub>           | voltage on pin x <sup>[1]</sup>       | on pins CANH, CANL                                        | -42             | +42                                  | V    |
|                          |                                       | on pins V <sub>CC</sub> , V <sub>IO</sub>                 | -0.3            | +7                                   | V    |
|                          |                                       | on any other pin [2]                                      | -0.3            | V <sub>IO</sub> <sup>[3]</sup> + 0.3 | V    |
| V <sub>(CANH-CANL)</sub> | voltage between pin CANH and pin CANL |                                                           | -27             | +27                                  | V    |
| V <sub>trt</sub>         | transient voltage                     | on pins CANH, CANL                                        |                 |                                      |      |
|                          |                                       | pulse 1                                                   | -100            | -                                    | V    |
|                          |                                       | pulse 2a                                                  | -               | 75                                   | V    |
|                          |                                       | pulse 3a                                                  | -150            | -                                    | V    |
|                          |                                       | pulse 3b                                                  | -               | 100                                  | V    |
| V <sub>ESD</sub>         | electrostatic discharge voltage       | IEC 61000-4-2 (150 pF, 330 $\Omega$ discharge circuit)    |                 |                                      |      |
|                          |                                       | on pins CANH and CANL                                     | -8              | +8                                   | kV   |
|                          |                                       | SAE J2962-2:2019 (330 pF, $2k\Omega$ ) on pins CANH, CANL |                 |                                      |      |
|                          |                                       | powered air discharge                                     | -15             | +15                                  | kV   |
|                          |                                       | powered contact discharge                                 | -8              | +8                                   | kV   |
|                          |                                       | Human Body Model (HBM)                                    |                 |                                      |      |
|                          |                                       | on any pin                                                | -4              | +4                                   | kV   |
|                          |                                       | on pins CANH and CANL                                     | -8              | +8                                   | kV   |
|                          |                                       | Machine Model (MM); 200 pF, 0.75 μH, 10 Ω                 |                 |                                      |      |
|                          |                                       | on any pin                                                | -200            | +200                                 | V    |
|                          |                                       | Charged Device Model (CDM) [10]                           |                 |                                      |      |
|                          |                                       | on corner pins                                            | -750            | +750                                 | V    |
|                          |                                       | on any other pin                                          | -500            | +500                                 | V    |
| T <sub>vj</sub>          | virtual junction temperature          | [11]                                                      | <del>-4</del> 0 | +150                                 | °C   |
| T <sub>stg</sub>         | storage temperature                   | [12]                                                      | -55             | +150                                 | °C   |

<sup>[1]</sup> The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these

Maximum voltage should never exceed 7 V.

<sup>[2]</sup> [3] [4] [5] [6] [7] [8] Maximum voltage should flever exceed r v.  $V_{IO}$  + 0.3 =  $V_{CC}$  + 0.3 in the non- $V_{IO}$  product variants. Verified by an external test house according to IEC TS 62228, Section 4.2.4; parameters for standard pulses defined in ISO 7637. Verified by an external test house according to IEC TS 62228, Section 4.3. Verified by an external test house according to ISO 10605 for TJA1057B/C.

According to AEC-Q100-002.

Pins stressed to reference group containing all ground and supply pins, emulating the application circuits (Figure 4 and Figure 5). HBM pulse as specified in AEC-Q100-002 used.

According to AEC-Q100-003. According to AEC-Q100-011.

### **High-speed CAN transceiver**

In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ , where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).  $T_{stg}$  in application according to IEC61360-4. For component transport and storage conditions, see instead IEC61760-2.

### Thermal characteristics

Table 6. Thermal characteristics

Value determined for free convection conditions on a JEDEC 2S2P board.

| Symbol               | Parameter                                        | Conditions <sup>[1]</sup>   | Тур | Unit |
|----------------------|--------------------------------------------------|-----------------------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient      | SO8 package; in free air    | 94  | K/W  |
|                      |                                                  | HVSON8 package; in free air | 54  | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case         | HVSON8 package; in free air | 16  | K/W  |
| $\Psi_{j-top}$       | thermal characterization parameter from junction | SO8 package; in free air    | 13  | K/W  |
| to top of package    |                                                  | HVSON8 package; in free air | 6   | K/W  |

According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 µm) and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70 µm).

### Static characteristics

Table 7. Static characteristics

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.91 V to 5.5  $V_{CC}^{[1]}$ ;  $R_L$  = 60  $\Omega$ ;  $C_L$  = 100 pF unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the IC. [2]

| Symbol          | Parameter                                                | Conditions                                                                                                                  | Min  | Тур | Max | Unit |
|-----------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| Supply; pi      | n V <sub>CC</sub>                                        |                                                                                                                             |      |     |     |      |
| V <sub>CC</sub> | supply voltage                                           |                                                                                                                             | 4.5  | -   | 5.5 | V    |
| $V_{uvd(VCC)}$  | undervoltage detection voltage on pin V <sub>CC</sub>    | [3]                                                                                                                         | 3.5  | 4   | 4.3 | V    |
| I <sub>CC</sub> | supply current                                           | Silent mode; V <sub>TXD</sub> = V <sub>IO</sub> <sup>[4]</sup>                                                              | 0.1  | -   | 1.2 | mA   |
|                 |                                                          | Normal mode                                                                                                                 |      |     |     |      |
|                 |                                                          | recessive; V <sub>TXD</sub> = V <sub>IO</sub> <sup>[4]</sup>                                                                | 2    | 5   | 10  | mA   |
|                 |                                                          | dominant; V <sub>TXD</sub> = 0 V                                                                                            | 20   | 45  | 70  | mA   |
|                 |                                                          | dominant; short circuit on bus<br>lines; V <sub>TXD</sub> = 0 V;<br>-3 V < (V <sub>CANH</sub> = V <sub>CANL</sub> ) < +18 V | 2    | 80  | 110 | mA   |
| I/O level ad    | lapter supply; pin V <sub>IO</sub> <sup>[1]</sup>        |                                                                                                                             | 1    |     | '   |      |
| V <sub>IO</sub> | supply voltage on pin V <sub>IO</sub>                    |                                                                                                                             | 2.91 | -   | 5.5 | V    |
| $V_{uvd(VIO)}$  | undervoltage detection<br>voltage on pin V <sub>IO</sub> | [3]                                                                                                                         | 2.1  | -   | 2.8 | V    |
| I <sub>IO</sub> | supply current on pin V <sub>IO</sub>                    | Silent mode                                                                                                                 | -    | 3   | 16  | μA   |
|                 |                                                          | Normal mode                                                                                                                 |      |     |     |      |
|                 |                                                          | recessive; V <sub>TXD</sub> = V <sub>IO</sub> <sup>[4]</sup>                                                                | -    | 7   | 30  | μA   |
|                 |                                                          | dominant; V <sub>TXD</sub> = 0 V                                                                                            | -    | 110 | 320 | μA   |

**High-speed CAN transceiver** 

Table 7. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.91 V to 5.5  $V_{CC}^{[1]}$ ;  $R_L$  = 60  $\Omega$ ;  $C_L$  = 100 pF unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the IC. [2]

| Symbol                  | Parameter                               | Conditions                                                                                                         | Min                | Тур                | Max                  | Unit |
|-------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------------------|------|
| Silent mode             | control input; pin S                    |                                                                                                                    |                    |                    |                      |      |
| V <sub>IH</sub>         | HIGH-level input voltage                |                                                                                                                    | 2                  | -                  | $V_{10}^{[4]} + 0.3$ | V    |
| V <sub>IL</sub>         | LOW-level input voltage                 |                                                                                                                    | -0.3               | -                  | 0.8                  | V    |
| I <sub>IH</sub>         | HIGH-level input current                | $V_S = V_{IO}^{[4]}$                                                                                               | -1                 | -                  | +1                   | μA   |
| I <sub>IL</sub>         | LOW-level input current                 | V <sub>S</sub> = 0 V                                                                                               | -15                | -                  | -1                   | μA   |
| CAN transn              | nit data input; pin TXD                 |                                                                                                                    |                    |                    |                      |      |
| V <sub>IH</sub>         | HIGH-level input voltage                |                                                                                                                    | 2                  | -                  | $V_{10}^{[4]} + 0.3$ | V    |
| V <sub>IL</sub>         | LOW-level input voltage                 |                                                                                                                    | -0.3               | -                  | 0.8                  | V    |
| I <sub>IH</sub>         | HIGH-level input current                | $V_{TXD} = V_{IO}^{[4]}$                                                                                           | -5                 | -                  | +5                   | μA   |
| I <sub>IL</sub>         | LOW-level input current                 | V <sub>TXD</sub> = 0 V                                                                                             | -260               | -                  | -30                  | μA   |
| C <sub>i</sub>          | input capacitance                       | 1                                                                                                                  | <sup>5]</sup> -    | 5                  | 10                   | pF   |
| CAN receive             | e data output; pin RXD                  |                                                                                                                    | <b>'</b>           |                    |                      |      |
| Іон                     | HIGH-level output current               | $V_{RXD} = V_{IO}^{[4]} - 0.4 \text{ V}$                                                                           | -9                 | -3                 | -1                   | mA   |
| I <sub>OL</sub>         | LOW-level output current                | V <sub>RXD</sub> = 0.4 V; bus dominant                                                                             | 1                  | -                  | 12                   | mA   |
| Bus lines; p            | ins CANH and CANL                       |                                                                                                                    |                    | 1                  |                      |      |
| V <sub>O(dom)</sub>     | dominant output voltage                 | $V_{TXD} = 0 V; t < t_{to(dom)TXD}$                                                                                |                    |                    |                      |      |
| , ,                     |                                         | pin CANH; R <sub>L</sub> = 50 $\Omega$ to 65 $\Omega$                                                              | 2.75               | 3.5                | 4.5                  | V    |
|                         |                                         | pin CANL; $R_L$ = 50 Ω to 65 Ω                                                                                     | 0.5                | 1.5                | 2.25                 | V    |
| V <sub>dom(TX)sym</sub> | transmitter dominant voltage symmetry   | $V_{\text{dom(TX)sym}} = V_{\text{CC}} - V_{\text{CANH}} - V_{\text{CANL}}$                                        | -400               | -                  | +400                 | mV   |
| $V_{TXsym}$             | transmitter voltage<br>symmetry         | VIXSYM — VCANH · VCANL,                                                                                            | 0.9V <sub>CC</sub> | -                  | 1.1V <sub>CC</sub>   | V    |
| V <sub>O(dif)</sub>     | differential output voltage             | dominant; $V_{TXD} = 0 \text{ V}$ ; $t < t_{to(dom)TXD}$                                                           |                    |                    |                      |      |
|                         |                                         | $R_L$ = 50 Ω to 65 Ω                                                                                               | 1.5                | -                  | 3                    | V    |
|                         |                                         | $R_L$ = 45 Ω to 70 Ω                                                                                               | 1.4                | -                  | 3.3                  | V    |
|                         |                                         | R <sub>L</sub> = 2240 Ω                                                                                            | 1.5                | -                  | 5                    | V    |
|                         |                                         | recessive; V <sub>TXD</sub> = V <sub>IO</sub> <sup>[4]</sup> ; no load                                             | -50                | -                  | +50                  | mV   |
| V <sub>O(rec)</sub>     | recessive output voltage                | $V_{TXD} = V_{IO}^{[4]}$ ; no load                                                                                 | 2                  | 0.5V <sub>CC</sub> | 3                    | V    |
| V <sub>th(RX)dif</sub>  | differential receiver threshold voltage | Normal/Silent mode;<br>-12 V $\leq$ V <sub>CANL</sub> $\leq$ +12 V;<br>-12 V $\leq$ V <sub>CANH</sub> $\leq$ +12 V | 0.5                | -                  | 0.9                  | V    |
| V <sub>rec(RX)</sub>    | receiver recessive voltage              |                                                                                                                    | -4                 | -                  | 0.5                  | V    |
| $V_{\text{dom}(RX)}$    | receiver dominant voltage               | Normal/Silent mode;<br>-12 V ≤ V <sub>CANL</sub> ≤ +12 V;                                                          | 0.9                | -                  | 9.0                  | V    |

### **High-speed CAN transceiver**

Table 7. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.91 V to 5.5  $V_{CC}^{[1]}$ ;  $R_L$  = 60  $\Omega$ ;  $C_L$  = 100 pF unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the IC. [2]

| Symbol                  | Parameter                                | Conditions                                                                                                        | Min  | Тур | Max | Unit |
|-------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
|                         |                                          | -12 V ≤ V <sub>CANH</sub> ≤ +12 V                                                                                 |      |     |     |      |
| V <sub>hys(RX)dif</sub> | differential receiver hysteresis voltage | Normal mode;<br>-12 V $\leq$ V <sub>CANL</sub> $\leq$ +12 V;<br>-12 V v V <sub>CANH</sub> $\leq$ +12 V            | 50   | -   | 300 | mV   |
| I <sub>O(sc)dom</sub>   | dominant short-circuit                   | $V_{TXD} = 0 \text{ V}; \text{ t} < \text{t}_{\text{to(dom)TXD}}; V_{CC} = 5 \text{ V}$                           |      |     |     |      |
|                         | output current                           | pin CANH; V <sub>CANH</sub> = -15 V to +40 V                                                                      | -100 | -70 | -   | mA   |
|                         |                                          | pin CANL; V <sub>CANL</sub> = -15 V to +40 V                                                                      | -    | 70  | 100 | mA   |
| I <sub>O(sc)rec</sub>   | recessive short-circuit output current   | Normal mode; $V_{TXD} = V_{CC}$ ;<br>$V_{CANH} = V_{CANL} = -27 \text{ V to } +32 \text{ V}$                      | -5   | -   | +5  | mA   |
| IL                      | leakage current                          | $V_{CC}$ = 0 V or<br>$V_{CC}$ = $V_{IO}$ = shorted to ground via<br>47 k $\Omega$ ; $V_{CANH}$ = $V_{CANL}$ = 5 V | -5   | -   | +5  | μA   |
| R <sub>i</sub>          | input resistance                         | $-2 \text{ V} \le \text{V}_{CANL} \le +7 \text{ V};$<br>$-2 \text{ V} \le \text{V}_{CANH} \le +7 \text{ V}$       | 9    | 15  | 28  | kΩ   |
| ΔR <sub>i</sub>         | input resistance deviation               | $0 \text{ V} \le \text{V}_{CANL} \le +5 \text{ V};$<br>$0 \text{ V} \le \text{V}_{CANH} \le +5 \text{ V}$         | -3   | -   | +3  | %    |
| R <sub>i(dif)</sub>     | differential input resistance            | $-2 \text{ V} \le \text{V}_{CANL} \le +7 \text{ V};$<br>$-2 \text{ V} \le \text{V}_{CANH} \le +7 \text{ V}$       | 19   | 30  | 52  | kΩ   |
| C <sub>i(cm)</sub>      | common-mode input capacitance            | [5                                                                                                                | -    | -   | 20  | pF   |
| C <sub>i(dif)</sub>     | differential input capacitance           | [5                                                                                                                | -    | -   | 10  | pF   |
| Temperatu               | re detection                             |                                                                                                                   |      |     |     |      |
| T <sub>j(sd)</sub>      | shutdown junction temperature            | [5                                                                                                                | -    | 185 | -   | °C   |

<sup>[1]</sup> Only the TJA1057GT(K)/3 and TJA1057BT(K) variants have a  $V_{IO}$  pin; all circuitry is connected to  $V_{CC}$  in the other variants...

<sup>[2]</sup> All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

<sup>[3]</sup> Undervoltage is detected between min and max values. Undervoltage is guaranteed to be detected below min value and guaranteed not to be detected above max value.

<sup>[4]</sup>  $V_{IO} = V_{CC}$  in non- $V_{IO}$  product variants.

<sup>[5]</sup> Not tested in production; guaranteed by design.

<sup>[6]</sup> The test circuit used to measure the bus output voltage symmetry (which includes C<sub>SPLIT</sub>) is shown in Figure 7.

**High-speed CAN transceiver** 

# **Dynamic characteristics**

Table 8. Dynamic characteristics

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.91 V to 5.5  $V_{c}^{[1]}$ ;  $R_L$  = 60  $\Omega$ ;  $C_L$  = 100 pF unless specified otherwise; all voltages are defined with respect to ground.

| Symbol                         | Parameter                                                                                     | Conditions                                                               | Min     | Тур    | Max     | Unit |
|--------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------|--------|---------|------|
| Transceiver ti                 | ming; pins CANH, CANL, TXD and RXD; s                                                         | ee <u>Figure 3</u> and <u>Figure 6</u>                                   |         |        |         |      |
| t <sub>d(TXD-busdom)</sub>     | delay time from TXD to bus dominant                                                           | TJA1057B/C; Normal mode [3]                                              | -       | 62     | 90      | ns   |
|                                |                                                                                               | other variants; Normal mode [3]                                          | -       | 65     | 105     | ns   |
| t <sub>d(TXD-busrec)</sub>     | delay time from TXD to bus recessive                                                          | TJA1057B/C; Normal mode [3]                                              | -       | 75     | 90      | ns   |
|                                |                                                                                               | other variants; Normal mode [3]                                          | -       | 90     | 105     | ns   |
| t <sub>d(busdom-RXD)</sub>     | delay time from bus dominant to RXD                                                           | TJA1057B/C; Normal mode [3]                                              | -       | 60     | 100     | ns   |
|                                |                                                                                               | other variants; Normal mode [3]                                          | -       | 60     | 115     | ns   |
| t <sub>d(busrec-RXD)</sub>     | delay time from bus recessive to RXD                                                          | TJA1057B/C; Normal mode [3]                                              | -       | 90     | 110     | ns   |
|                                |                                                                                               | other variants; Normal mode [3]                                          | -       | 65     | 135     | ns   |
| t <sub>d(TXDL-RXDL)</sub>      | delay time from TXD LOW to RXD LOW                                                            | TJA1057B/C; Normal mode                                                  | 50      | -      | 195     | ns   |
|                                |                                                                                               | other variants; Normal mode                                              | 50      | -      | 230     | ns   |
|                                |                                                                                               | other variants; Normal mode; V <sub>CC</sub> = 4.75 V to 5.25 V          |         | -      | 210     | ns   |
| t <sub>d(TXDH-RXDH)</sub>      | delay time from TXD HIGH to RXD                                                               | TJA1057B/C; Normal mode                                                  | 50      | -      | 195     | ns   |
|                                | HIGH                                                                                          | other variants; Normal mode                                              | 50      | -      | 230     | ns   |
|                                |                                                                                               | other variants; Normal mode; V <sub>CC</sub> = 4.75 V to 5.25 V          | 50      | -      | 210     | ns   |
| CAN FD timin Figure 3 and I    | g characteristics according to ISO 11898-2<br>Figure 6                                        | ::2024 parameter set B (t <sub>bit(TXD)</sub> ≥ 200 ns, u                | ip to 5 | Mbit/s | s); see |      |
| $\Delta t_{\rm bit(bus)}$      | transmitted recessive bit width deviation                                                     | $\Delta t_{bit(bus)} = t_{bit(bus)} - t_{bit(TXD)}$                      | -45     | -      | +10     | ns   |
| $\Delta t_{\rm bit(RXD)}$      | received recessive bit width deviation                                                        | $\Delta t_{\text{bit}(RXD)} = t_{\text{bit}(RXD)} - t_{\text{bit}(TXD)}$ | -80     | -      | +20     | ns   |
| $\Delta t_{rec}$               | receiver timing symmetry                                                                      | $\Delta t_{rec} = t_{bit(RXD)} - t_{bit(bus)}$                           | -45     | -      | +15     | ns   |
| CAN FD timin<br>Figure 3 and I | g characteristics according to ISO 11898-2<br>Figure 6                                        | ::2024 parameter set A (t <sub>bit(TXD)</sub> ≥ 500 ns, u                | ip to 2 | Mbit/s | s); see |      |
| $\Delta t_{\text{bit(bus)}}$   | transmitted recessive bit width deviation $\Delta t_{bit(bus)} = t_{bit(bus)} - t_{bit(TXD)}$ |                                                                          | -65     | -      | +30     | ns   |
| $\Delta t_{\text{bit}(RXD)}$   | received recessive bit width deviation                                                        | $\Delta t_{\text{bit}(RXD)} = t_{\text{bit}(RXD)} - t_{\text{bit}(TXD)}$ | -100    | -      | +50     | ns   |
| $\Delta t_{rec}$               | receiver timing symmetry                                                                      | $\Delta t_{rec} = t_{bit(RXD)} - t_{bit(bus)}$                           | -65     | -      | +40     | ns   |
| Dominant time                  | e-out time                                                                                    |                                                                          |         |        |         |      |
| t <sub>to(dom)TXD</sub>        | TXD dominant time-out time                                                                    | V <sub>TXD</sub> = 0 V; Normal mode [4]                                  | 8.0     | 3      | 6.5     | ms   |
|                                |                                                                                               |                                                                          |         |        |         |      |

Only the TJA1057GT(K)/3 and TJA1057BT(K) variants have a  $V_{IO}$  pin; the  $V_{IO}$  input is internally connected to  $V_{CC}$  in the other variants. All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range...

Not tested in production; guaranteed by design.

<sup>[4]</sup> Time-out occurs between the min and max values. Time-out is guaranteed not to occur below the min value; time-out is guaranteed to occur above the max value.

**High-speed CAN transceiver** 



# 12 Application information

The minimum external circuitry needed with the TJA1057 is shown in <u>Figure 4</u> and <u>Figure 5</u>. See the Application Hints (<u>Section 12.2</u>) for further information about external components and PCB layout requirements.

### 12.1 Application diagrams



**High-speed CAN transceiver** 



### 12.2 Application hints

Further information on the application of the TJA1057 can be found in NXP application hints *AH1308* Application Hints - Standalone high-speed CAN transceivers Mantis TJA1044/TJA1057 and Dual-Mantis TJA1046.

### 13 Test information





TJA1057

14 / 26

**High-speed CAN transceiver** 

### 13.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

**High-speed CAN transceiver** 

# 14 Package outline



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |  |
|---------|------------|--------|-------|----------|------------|---------------------------------|--|
| VERSION | IEC JEDEC  |        | JEITA |          | PROJECTION | ISSUE DATE                      |  |
| SOT96-1 | 076E03     | MS-012 |       |          |            | <del>99-12-27</del><br>03-02-18 |  |

Figure 8. Package outline SOT96-1 (SO8)

**High-speed CAN transceiver** 



**High-speed CAN transceiver** 

# 15 Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

# 16 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- · Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- · Package placement
- · Inspection and repair
- · Lead-free soldering versus SnPb soldering

#### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

**High-speed CAN transceiver** 

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 10) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <a href="Table 9">Table 9</a> and <a href="Table 10">Table 10</a>

Table 9. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|
|                        | Volume (mm³)                    |       |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |

Table 10. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm³)                    |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 10.

### **High-speed CAN transceiver**



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

**High-speed CAN transceiver** 

# 17 Appendix: ISO 11898-2:2024 parameter cross-reference lists

Table 11. ISO 11898-2:2024 to NXP data sheet parameter conversion<sup>[1]</sup>

| Table 11. ISO 11898-2:2024 to NXP data sheet p                                          | arameter conv                                          | 1                        |                                         |  |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------|-----------------------------------------|--|
| ISO 11898-2:2024                                                                        | NXP data sheet                                         |                          | 1                                       |  |
| Parameter                                                                               | Notation                                               | Symbol                   | Parameter                               |  |
| HS-PMA maximum ratings of V <sub>CAN_H</sub> , V <sub>CAN_L</sub> and V <sub>Diff</sub> |                                                        |                          |                                         |  |
| Maximum rating                                                                          | $V_{Diff}$                                             | V <sub>(CANH-CANL)</sub> | voltage between pin CANH and pin CANL   |  |
| General maximum rating                                                                  | V <sub>CAN_H</sub>                                     | V <sub>x</sub>           | voltage on pin x                        |  |
| Optional: Extended maximum rating                                                       | $V_{CAN\_L}$                                           |                          |                                         |  |
| HS-PMA recessive output characteristics, bus                                            | biasing active                                         | /inactive                |                                         |  |
| Single ended output voltage on CAN_H                                                    | V <sub>CAN_H</sub>                                     | V <sub>O(rec)</sub>      | recessive output voltage                |  |
| Single ended output voltage on CAN_L                                                    | V <sub>CAN_L</sub>                                     |                          |                                         |  |
| Differential output voltage                                                             | $V_{Diff}$                                             | V <sub>O(dif)</sub>      | differential output voltage             |  |
| HS-PMA dominant output characteristics                                                  |                                                        |                          |                                         |  |
| Single ended voltage on CAN_H                                                           | V <sub>CAN_H</sub>                                     | V <sub>O(dom)</sub>      | dominant output voltage                 |  |
| Single ended voltage on CAN_L                                                           | V <sub>CAN_L</sub>                                     |                          |                                         |  |
| Differential voltage on normal bus load                                                 | $V_{Diff}$                                             | V <sub>O(dif)</sub>      | differential output voltage             |  |
| Differential voltage on effective resistance during arbitration                         |                                                        |                          |                                         |  |
| Optional: Differential voltage on extended bus load range                               | _                                                      |                          |                                         |  |
| Maximum HS-PMA driver output current                                                    |                                                        |                          |                                         |  |
| Absolute current on CAN_H                                                               | I <sub>CAN_H</sub>                                     | I <sub>O(sc)</sub>       | short-circuit output current            |  |
| Absolute current on CAN_L                                                               | I <sub>CAN_L</sub>                                     |                          |                                         |  |
| HS-PMA static receiver input characteristics, b                                         | us biasing act                                         | ive/inactive             |                                         |  |
| Recessive state differential input voltage range                                        | $V_{Diff}$                                             | V <sub>th(RX)dif</sub>   | differential receiver threshold voltage |  |
| Dominant state differential input voltage range                                         |                                                        | V <sub>rec(RX)</sub>     | receiver recessive voltage              |  |
|                                                                                         |                                                        | $V_{\text{dom}(RX)}$     | receiver dominant voltage               |  |
| HS-PMA receiver input resistance (matching)                                             |                                                        |                          |                                         |  |
| Differential internal resistance                                                        | R <sub>DIFF_pas_rec</sub>                              | R <sub>i(dif)</sub>      | differential input resistance           |  |
| Single-ended internal resistance                                                        | R <sub>SE_pas_rec_H</sub><br>R <sub>SE_pas_rec_L</sub> | R <sub>i</sub>           | input resistance                        |  |
| Matching of internal resistance                                                         | $m_{R}$                                                | ΔR <sub>i</sub>          | input resistance deviation              |  |
| HS-PMA maximum leakage currents on CAN_H                                                | and CAN_L, u                                           | unpowered                | ,                                       |  |
| Leakage current on CAN_H, CAN_L                                                         | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub>               | IL                       | leakage current                         |  |
| HS-PMA driver symmetry                                                                  | •                                                      | •                        |                                         |  |
| Driver symmetry                                                                         | V <sub>sym_vcc</sub>                                   | V <sub>TXsym</sub>       | transmitter voltage symmetry            |  |
| Optional HS-PMA transmit dominant time-out                                              | 1                                                      |                          | ,                                       |  |
| Transmit dominant time-out                                                              | t <sub>dom</sub>                                       | t <sub>to(dom)TXD</sub>  | TXD dominant time-out time              |  |
|                                                                                         | 1                                                      | -                        | l .                                     |  |

# High-speed CAN transceiver

Table 11. ISO 11898-2:2024 to NXP data sheet parameter conversion<sup>[1]</sup>...continued

| Table 11. ISO 11898-2:2024 to NXP data sheet policy 11898-2:2024 | Version***continued  NXP data sheet     |                                                     |                                                         |
|------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------|---------------------------------------------------------|
| Parameter Notation                                               |                                         | Symbol                                              | Parameter                                               |
| HS-PMA implementation loop delay requirement                     | ⊥<br>its for parame                     | -                                                   | and C                                                   |
| Loop delay for parameter sets A and B                            | $t_{Loop}$                              | t <sub>d(TXDH-RXDH)</sub>                           | delay time from TXD HIGH to RXD HIGH                    |
| Loop delay for parameter set C                                   |                                         | t <sub>d(TXDL-RXDL)</sub>                           | delay time from TXD LOW to RXD LOW                      |
| Propagation delay from TXD to CAN_H/CAN_L                        | t <sub>prop(TXD_BUS)</sub>              | t <sub>d(TXD-busdom)</sub>                          | delay time from TXD to bus dominant                     |
| for parameter set C                                              |                                         | t <sub>d(TXD-busrec)</sub>                          | delay time from TXD to bus recessive                    |
| Propagation delay from CAN_H/CAN_L to RXD                        | t <sub>prop(BUS_RXD)</sub>              | t <sub>d(busdom-RXD)</sub>                          | delay time from bus dominent to RXD                     |
| for parameter set C                                              |                                         | t <sub>d(busrec-RXD)</sub>                          | delay time from bus recessive to RXD                    |
| HS-PMA implementation data signal timing requ                    | uirements for                           | parameter set                                       | ts A, B and C                                           |
| Transmitted recessive bit width variation                        | $t_{\Delta 	ext{Bit(Bus)}}$             | $\Delta t_{bit(bus)}$                               | transmitted recessive bit width deviation               |
| Received recessive bit width variation                           | $t_{\Delta \mathrm{Bit}(\mathrm{RXD})}$ | $\Delta t_{bit(RXD)}$                               | received recessive bit width deviation                  |
| Receiver timing symmetry                                         | $t_{\Delta \text{REC}}$                 | $\Delta t_{rec}$                                    | receiver timing symmetry                                |
| HS-PMA implementation SIC timing and impeda                      | ance for paran                          | neter set C                                         |                                                         |
| Differential internal resistance (CAN_H to CAN_L)                | R <sub>DIFF_act_rec</sub>               | R <sub>i(actrec)</sub>                              | active recessive phase input resistance                 |
| Optional internal single-ended resistance                        | R <sub>SE_act_rec</sub>                 | R <sub>i(dif)actrec</sub>                           | active recessive phase differential input resistance    |
| Start time of active signal improvement phase                    | t <sub>act_rec_start</sub>              | t <sub>d(TXD</sub> -<br>busactrec)start             | delay time from TXD to bus active recessive start       |
| End time of active signal improvement phase                      | t <sub>act_rec_end</sub>                | t <sub>d(TXD</sub> -                                | delay time from TXD to bus active recessive end         |
| Start time of passive recessive phase                            | t <sub>pas_rec_start</sub>              | t <sub>d(TXD-</sub>                                 | delay time from TXD to bus recessive end                |
| PMA voltage wake-up control timing                               |                                         |                                                     |                                                         |
| CAN activity filter time, long/short                             | t <sub>Filter</sub>                     | t <sub>wake(busdom)</sub> t <sub>wake(busrec)</sub> | bus dominant wake-up time<br>bus recessive wake-up time |
| Wake-up time-out                                                 | t <sub>Wake</sub>                       | t <sub>to(wake)bus</sub>                            | bus wake-up time-out time                               |
| Wake-up pattern signaling                                        | $t_{Flag}$                              | t <sub>startup(RXD)</sub>                           | RXD start-up time                                       |
|                                                                  |                                         | t <sub>startup(INH)</sub>                           | INH start-up time                                       |
|                                                                  |                                         | t <sub>startup(ERR_N)</sub>                         | ERR_N start-up time                                     |
|                                                                  |                                         | t <sub>startup</sub>                                | start-up time                                           |
| Number of recessive bits before next SOF                         |                                         |                                                     |                                                         |
| Number of recessive bits before a new SOF shall be accepted      | n <sub>Bits_idle</sub>                  | N <sub>bit(idle)</sub>                              | number of idle bits before a SOF is accepted            |
| BitFilter in CAN FD data phase                                   |                                         |                                                     |                                                         |
| CAN FD data phase bitfilter (option 1)                           | ₽ <sub>Bitfilter_option1</sub>          | t <sub>fltr(bit)dom</sub>                           | dominant bit filter time                                |
| CAN FD data phase bitfilter (option 2)                           | ρ <sub>Bitfilter_option2</sub>          |                                                     |                                                         |
| HS-PMA bus biasing control timing                                | •                                       | •                                                   |                                                         |
| Time-out for bus activity                                        | t <sub>Silence</sub>                    | t <sub>to(silence)</sub>                            | bus silence time-out time                               |

### **High-speed CAN transceiver**

Table 11. ISO 11898-2:2024 to NXP data sheet parameter conversion<sup>[1]</sup>...continued

| ISO 11898-2:2024       |                   | NXP data sheet              |                        |
|------------------------|-------------------|-----------------------------|------------------------|
| Parameter              | Notation          | Symbol                      | Parameter              |
| Bus bias reaction time | t <sub>Bias</sub> | t <sub>d(busact-bias)</sub> | bus bias reaction time |

<sup>[1]</sup> A number of proprietary NXP parameters are equivalent to parameters defined in ISO 11898-2:2024, but use different symbols. This conversion table allows ISO parameters to be cross-referenced with their NXP counterparts. The NXP parameters are defined in the Static and Dynamic characteristics tables. The conversion table provides a comprehensive listing - individual devices may not include all parameters.

# 18 Revision history

#### Table 12. Revision history

| Document ID   | Release date      | Description                                                                                                                                                                                                                                                                                                                                                   |
|---------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TJA1057 v.8.0 | 10 September 2024 | Product data sheet Modifications:  ISO 11898-2:2016 upgraded to ISO 11898-2:2024 throughout  Section 2.1: EMC compliance updated  Table 5: SAE J2962-2:2019 V <sub>ESD</sub> entries added  Table 8: Formatting of CAN (FD) timing characteristics revised  Original Figs. 3 and 4 combined in new single Figure 3  Section 17: cross-reference table updated |
| TJA1057 v.7.0 | 16 January 2023   | Product data sheet                                                                                                                                                                                                                                                                                                                                            |
| TJA1057 v.6.0 | 24 August 2017    | Product data sheet                                                                                                                                                                                                                                                                                                                                            |
| TJA1057 v.5.1 | 23 May 2016       | Product data sheet                                                                                                                                                                                                                                                                                                                                            |
| TJA1057 v.5.0 | 28 January 2016   | Product data sheet                                                                                                                                                                                                                                                                                                                                            |
| TJA1057 v.4.0 | 10 July 2015      | Product data sheet                                                                                                                                                                                                                                                                                                                                            |
| TJA1057 v.3.0 | 19 November 2014  | Product data sheet                                                                                                                                                                                                                                                                                                                                            |
| TJA1057 v.2.0 | 30 October 2013   | Product data sheet                                                                                                                                                                                                                                                                                                                                            |
| TJA1057 v.1.0 | 30 May 2013       | Preliminaly data sheet; initial version                                                                                                                                                                                                                                                                                                                       |

**High-speed CAN transceiver** 

# Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

TJA1057

#### **High-speed CAN transceiver**

Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

Mantis — is a trademark of NXP B.V.

# High-speed CAN transceiver

### **Contents**

| 1                          | General description                       | 1  |
|----------------------------|-------------------------------------------|----|
| 2                          | Features and benefits                     | 1  |
| 2.1                        | General                                   |    |
| 2.2                        | Predictable and fail-safe behavior        | 2  |
| 2.3                        | Protection                                | 2  |
| 2.4                        | TJA1057 CAN FD (applicable to all product |    |
|                            | variants except TJA1057T)                 | 2  |
| 3                          | Quick reference data                      |    |
| 4                          | Ordering information                      |    |
| 5                          | Block diagram                             |    |
| 6                          | Pinning information                       |    |
| 6.1                        | Pinning                                   |    |
| 6.2                        | Pin description                           |    |
| 7. <u>-</u>                | Functional description                    |    |
| 7.1                        | Operating modes                           |    |
| 7.1.1                      | Normal mode                               |    |
| 7.1.2                      | Silent mode                               |    |
| 7.1.2                      | Fail-safe features                        |    |
| 7.2.1                      | TXD dominant time-out function            |    |
| 7.2.2                      | Internal biasing of TXD and S input pins  |    |
| 7.2.3                      | Undervoltage detection on pins VCC and    | 0  |
| 1.2.0                      | VIO (TJA1057GT(K)/3 and TJA1057BT(K)      |    |
|                            | variants)                                 | 7  |
| 7.2.4                      | Overtemperature protection                |    |
| 7.2. <del>4</del><br>7.2.5 | VIO supply pin (TJA1057GT(K)/3 and        | 1  |
| 1.2.3                      | TJA1057BT(K) variants)                    | 7  |
| 8                          | Limiting values                           |    |
| o<br>9                     | Thermal characteristics                   |    |
| 9<br>10                    | Static characteristics                    |    |
| 10                         |                                           |    |
| 12                         | Dynamic characteristics                   |    |
| 12.1                       | Application information                   |    |
| 12.1                       | Application diagrams                      |    |
|                            | Application hints                         |    |
| 13                         | Test information                          |    |
| 13.1                       | Quality information                       |    |
| 14                         | Package outline                           |    |
| 15                         | Handling information                      |    |
| 16                         | Soldering of SMD packages                 | 18 |
| 16.1                       | Introduction to soldering                 |    |
| 16.2                       | Wave and reflow soldering                 |    |
| 16.3                       | Wave soldering                            |    |
| 16.4                       | Reflow soldering                          |    |
| 17                         | Appendix: ISO 11898-2:2024 parameter      | ٠. |
|                            | cross-reference lists                     |    |
| 18                         | Revision history                          |    |
|                            | Legal information                         | 24 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.